Please use this identifier to cite or link to this item: http://hdl.handle.net/123456789/2024
Title: A SINGLE BIT ERROR DETECTION AND CORRECTION BASED ON THEMRC AND THE MP TECHNIQUES IN RRNS ARCHITECTUR
Authors: Afriyie, Y.
Daabo, M.I
Keywords: MP
MRC
Mixed Radix Digits
Residue Number System
Redundant Residue Number System (RRNS)
Issue Date: 2018
Publisher: International Journal of Advanced Research in Computer Science
Series/Report no.: Vol.9;Issue 3
Abstract: This paper presents some results on single error detection and correction based on the Redundant Residue Number System (RRNS).The proposed technique utilizes the Mixed Radix Conversion (MRC) and the Modulus Projection (MP) algorithms that significantly simplifies the error correction process for integers. The MP considerably reduces the computational steps and hardware architecture and further improve the processing speed. This results in a considerable improvement in the speed by 𝟗𝟕% and tends to require about 𝟗𝟔% less hardware resources in the proposed scheme when compared with the existing scheme used in this work. The proposed scheme is built on simple adders in the design of the architecture which saw a considerable improvement in both area and speed in as compared to the work by Yangyanget. al [6] which used ROMs and latches for the design of their architecture.
URI: http://hdl.handle.net/123456789/2024
ISSN: 0976-5697
Appears in Collections:School of Business and Law



Items in UDSspace are protected by copyright, with all rights reserved, unless otherwise indicated.